

## POWER FACTOR CORRECTOR

#### 1 FEATURES

- VERY PRECISE ADJUSTABLE OUTPUT OVERVOLTAGE PROTECTION
- MICRO POWER START-UP CURRENT (50μA TYP.)
- VERY LOW OPERATING SUPPLY CURRENT(4mA TYP.)
- INTERNAL START-UP TIMER
- CURRENT SENSE FILTER ON CHIP
- DISABLE FUNCTION
- 1% PRECISION (@ T<sub>j</sub> = 25°C) INTERNAL REFERENCE VOLTAGE
- TRANSITION MODE OPERATION
- TOTEM POLE OUTPUT CURRENT: ±400mA
- DIP-8/SO-8 PACKAGES

### 2 DESCRIPTION

L6561 is the improved version of the L6560 standard Power Factor Corrector. Fully compatible with the standard version, it has a superior performant multiplier making the device capable of working in wide input voltage range applications (from 85V to 265V) with an excellent THD. Furthermore the start up current has been reduced at few tens of mA and a disable function has been implemented on the ZCD pin, guaranteeing lower current consumption in stand by mode.

Figure 1. Packages



Table 1. Order Codes

| Part Number | Package     |
|-------------|-------------|
| L6561       | DIP-8       |
| L6561D      | SO-8        |
| L6561D013TR | Tape & Reel |

Realised in mixed BCD technology, the chip gives the following benefits:

- micro power start up current
- 1% precision internal reference voltage
- $(Ti = 25^{\circ}C)$
- Soft Output Over Voltage Protection
- no need for external low pass filter on the current sense
- very low operating quiescent current minimises power dissipation

The totem pole output stage is capable of driving a Power MOS or IGBT with source and sink currents of ±400mA. The device is operating in transition mode and it is optimised for Electronic Lamp Ballast application, AC-DC adaptors and SMPS.

Figure 2. Block Diagram



June 2004 1/13

**Table 2. Absolute Maximum Ratings** 

| Symbol            | Pin     | Parameter                                                  |                           | Value      | Unit   |
|-------------------|---------|------------------------------------------------------------|---------------------------|------------|--------|
| I <sub>Vcc</sub>  | 8       | $I_{q} + I_{Z}$ ; ( $I_{GD} = 0$ )                         |                           | 30         | mA     |
| I <sub>GD</sub>   | 7       | Output Totem Pole Peak Current (2µs)                       |                           | ±700       | mA     |
| INV, COMP<br>MULT | 1, 2, 3 | Analog Inputs & Outputs                                    | -0.3 to 7                 | V          |        |
| CS                | 4       | Current Sense Input                                        | -0.3 to 7                 | V          |        |
| ZCD               | 5       | Zero Current Detector                                      | 50 (source)<br>-10 (sink) | mA<br>mA   |        |
| P <sub>tot</sub>  |         | Power Dissipation @T <sub>amb</sub> = 50 °C (DIP-8) (SO-8) |                           | 1<br>0.65  | W<br>W |
| Tj                |         | Junction Temperature Operating Range                       |                           | -40 to 150 | °C     |
| T <sub>stg</sub>  |         | Storage Temperature                                        |                           | -55 to 150 | °C     |

Figure 3. Pin Connection (Top view)



**Table 3. Thermal Data** 

| Symbol                | Parameter                              | SO 8 | MINIDIP | Unit |
|-----------------------|----------------------------------------|------|---------|------|
| R <sub>th j-amb</sub> | Thermal Resistance Junction to ambient | 150  | 100     | °C/W |

**Table 4. Pin Description** 

| N. | Name            | Function                                                                                                                                                                 |
|----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | INV             | Inverting input of the error amplifier. A resistive divider is connected between the output regulated voltage and this point, to provide voltage feedback.               |
| 2  | COMP            | Output of error amplifier. A feedback compensation network is placed between this pin and the INV pin.                                                                   |
| 3  | MULT            | Input of the multiplier stage. A resistive divider connects to this pin the rectified mains. A voltage signal, proportional to the rectified mains, appears on this pin. |
| 4  | CS              | Input to the comparator of the control loop. The current is sensed by a resistor and the resulting voltage is applied to this pin.                                       |
| 5  | ZCD             | Zero current detection input. If it is connected to GND, the device is disabled.                                                                                         |
| 6  | GND             | Current return for driver and control circuits.                                                                                                                          |
| 7  | GD              | Gate driver output. A push pull output stage is able to drive the Power MOS with peak current of 400mA (source and sink).                                                |
| 8  | V <sub>CC</sub> | Supply voltage of driver and control circuits.                                                                                                                           |

 $\begin{tabular}{ll} \end{tabular} \begin{tabular}{ll} \end{tabular} \beg$ 

47/

**Table 5. Electrical Characteristics** 

( $V_{CC} = 14.5V$ ;  $T_{amb} = -25$ °C to 125°C;unless otherwise specified)

| Symbol                                  | Pin    | Parameter                           | Test Condition                                                                 | Min.   | Тур.     | Max.  | Unit     |
|-----------------------------------------|--------|-------------------------------------|--------------------------------------------------------------------------------|--------|----------|-------|----------|
| SUPPLY                                  | VOLTA  | AGE SECTION                         | •                                                                              |        | •        |       |          |
| Vcc                                     | 8      | Operating Range                     | after turn-on                                                                  | 11     |          | 18    | V        |
| V <sub>CC ON</sub>                      | 8      | Turn-on Threshold                   |                                                                                | 11     | 12       | 13    | <b>V</b> |
| V <sub>CC</sub> OFF                     | 8      | Turn-off Threshold                  |                                                                                | 8.7    | 9.5      | 10.3  | V        |
| Hys                                     | 8      | Hysteresis                          |                                                                                | 2.2    | 2.5      | 2.8   | V        |
| SUPPLY (                                | CURR   | ENT SECTION                         |                                                                                |        |          |       |          |
| I <sub>START-U</sub>                    | 8      | Start-up Current                    | before turn-on (V <sub>CC</sub> =11V)                                          | 20     | 50       | 90    | μΑ       |
| Iq                                      | 8      | Quiescent Current                   |                                                                                |        | 2.6      | 4     | mA       |
| Icc                                     | 8      | Operating Supply Current            | C <sub>L</sub> = 1nF @ 70KHz                                                   |        | 4        | 5.5   | mA       |
|                                         |        |                                     | in OVP condition $V_{pin1} = 2.7V$                                             |        | 1.4      | 2.1   | mA       |
| Iq                                      | 8      | Quiescent Current                   | $V_{PIN5} \le 150 \text{mV}, V_{CC} > V_{CC \text{ off}}$                      |        | 1.4      | 2.1   | mA       |
|                                         | 8      |                                     | $V_{PIN5} \le 150 \text{mV}, V_{CC} < V_{CC \text{ off}}$                      | 20     | 50       | 90    | μΑ       |
| Vz                                      | 8      | Zener Voltage                       | I <sub>CC</sub> = 25mA                                                         | 18     | 20       | 22    | V        |
| ERROR A                                 | MPLI   | FIER SECTION                        |                                                                                |        |          |       |          |
| V <sub>INV</sub>                        | 1      | Voltage Feedback Input              | T <sub>amb</sub> = 25°C                                                        | 2.465  | 2.5      | 2.535 | V        |
|                                         |        | Threshold                           | 12V < V <sub>CC</sub> < 18V                                                    | 2.44   |          | 2.56  | V        |
|                                         |        | Line Regulation                     | V <sub>CC</sub> = 12 to 18V                                                    |        | 2        | 5     | mV       |
| I <sub>INV</sub>                        | 1      | Input Bias Current                  |                                                                                |        | -0.1     | -1    | μΑ       |
| G <sub>V</sub>                          |        | Voltage Gain                        | Open loop                                                                      | 60     | 80       |       | dB       |
| GB                                      |        | Gain Bandwidth                      |                                                                                |        | 1        |       | MHz      |
| I <sub>COMP</sub>                       | 2      | Source Current                      | V <sub>COMP</sub> = 4V, V <sub>INV</sub> = 2.4V                                | -2     | -4       | -8    | mA       |
|                                         |        | Sink Current                        | $V_{COMP} = 4V$ , $V_{INV} = 2.6V$                                             | 2.5    | 4.5      |       | mA       |
| V <sub>COMP</sub>                       | 2      | Upper Clamp Voltage                 | I <sub>SOURCE</sub> = 0.5mA                                                    |        | 5.8      |       | V        |
|                                         |        | Lower Clamp Voltage                 | I <sub>Sink</sub> = 0.5mA                                                      |        | 2.25     |       | V        |
| MULTIPL                                 | IER SI | ECTION                              | <u> </u>                                                                       |        |          |       |          |
| V <sub>MULT</sub>                       | 3      | Linear Operating Voltage            |                                                                                | 0 to 3 | 0 to 3.5 |       | V        |
| $\frac{\Delta V_{CS}}{\Delta V_{mult}}$ |        | Output Max. Slope                   | V <sub>MULT</sub> = from 0V to 0.5V<br>V <sub>COMP</sub> = Upper Clamp Voltage | 1.65   | 1.9      |       |          |
| K                                       |        | Gain                                | V <sub>MULT</sub> = 1V V <sub>COMP</sub> = 4V                                  | 0.45   | 0.6      | 0.75  | 1/V      |
| CURREN                                  | T SEN  | ISE COMPARATOR                      | 1                                                                              |        |          |       | 1        |
| Vcs                                     | 4      | Current Sense Reference<br>Clamp    | V <sub>MULT</sub> = 2.5V<br>V <sub>COMP</sub> = Upper Clamp Voltage            | 1.6    | 1.7      | 1.8   | V        |
| I <sub>CS</sub>                         | 4      | Input Bias Current                  | V <sub>OS</sub> = 0                                                            |        | -0.05    | -1    | μΑ       |
| t <sub>d (H-L)</sub>                    | 4      | Delay to Output                     |                                                                                |        | 200      | 450   | ns       |
|                                         | 4      | Current Sense Offset                |                                                                                |        | 0        | 15    | mV       |
| ZERO CU                                 | RREN   | IT DETECTOR                         |                                                                                |        |          |       | 1        |
| V <sub>ZCD</sub>                        | 5      | Input Threshold Voltage Rising Edge | (1)                                                                            |        | 2.1      |       | V        |
|                                         |        | Hysteresis                          | (1)                                                                            | 0.3    | 0.5      | 0.7   | V        |
| $V_{ZCD}$                               | 5      | Upper Clamp Voltage                 | $I_{ZCD} = 20\mu A$                                                            | 4.5    | 5.1      | 5.9   | V        |
| V <sub>ZCD</sub>                        | 5      | Upper Clamp Voltage                 | I <sub>ZCD</sub> = 3mA                                                         | 4.7    | 5.2      | 6.1   | V        |



Table 5. Electrical Characteristics (continued)

(V<sub>CC</sub> = 14.5V; T<sub>amb</sub> = -25°C to 125°C; unless otherwise specified)

| Symbol              | Pin                        | Parameter                     | Test Condition                                                             | Min. | Тур. | Max. | Unit |
|---------------------|----------------------------|-------------------------------|----------------------------------------------------------------------------|------|------|------|------|
| V <sub>ZCD</sub>    | 5                          | Lower Clamp Voltage           | $I_{ZCD} = -3mA$                                                           | 0.3  | 0.65 | 1    | V    |
| I <sub>ZCD</sub>    | 5                          | Sink Bias Current             | $1V \le V_{ZCD} \le 4.5V$                                                  |      | 2    |      | μΑ   |
| I <sub>ZCD</sub>    | 5                          | Source Current Capability     |                                                                            | -3   |      | -10  | mA   |
| I <sub>ZCD</sub>    | 5                          | Sink Current Capability       |                                                                            | 3    |      | 10   | mA   |
| V <sub>DIS</sub>    | 5                          | Disable threshold             |                                                                            | 150  | 200  | 250  | mV   |
| I <sub>ZCD</sub>    | 5                          | Restart Current After Disable | V <sub>ZCD</sub> < V <sub>dis</sub> ; V <sub>CC</sub> > V <sub>CCOFF</sub> | -100 | -200 | -300 | μΑ   |
| OUTPUT              | SECT                       | ION                           |                                                                            |      |      |      |      |
| $V_{GD}$            | 7                          | Dropout Voltage               | I <sub>GDsource</sub> = 200mA                                              |      | 1.2  | 2    | V    |
|                     |                            |                               | I <sub>GDsource</sub> = 20mA                                               |      | 0.7  | 1    | V    |
|                     |                            |                               | I <sub>GDsink</sub> = 200mA                                                |      |      | 1.5  | V    |
|                     |                            |                               | I <sub>GDsink</sub> = 20mA                                                 |      |      | 0.3  | V    |
| t <sub>r</sub>      | 7                          | Output Voltage Rise Time      | C <sub>L</sub> = 1nF                                                       |      | 40   | 100  | ns   |
| t <sub>f</sub>      | 7                          | Output Voltage Fall Time      | C <sub>L</sub> = 1nF                                                       |      | 40   | 100  | ns   |
| I <sub>GD off</sub> | 7                          | IGD Sink Current              | $V_{CC}$ =3.5V $V_{GD}$ = 1V                                               | 5    | 10   | -    | mA   |
| OUTPUT              | OUTPUT OVERVOLTAGE SECTION |                               |                                                                            |      |      |      |      |
| I <sub>OVP</sub>    | 2                          | OVP Triggering Current        |                                                                            | 35   | 40   | 45   | μΑ   |
|                     |                            | Static OVP Threshold          |                                                                            | 2.1  | 2.25 | 2.4  | V    |
| RESTART             | TIME                       | R                             |                                                                            |      |      |      |      |
| t <sub>START</sub>  |                            | Start Timer                   |                                                                            | 70   | 150  | 400  | μs   |

### 3 OVER VOLTAGE PROTECTION OVP

The output voltage is expected to be kept by the operation of the PFC circuit close to its nominal value. This is set by the ratio of the two external resistors R1 and R2 (see fig. 5), taking into consideration that the non inverting input of the error amplifier is biased inside the L6561 at 2.5V.

In steady state conditions, the current through R1 and R2 is:

$$I_{R1sc} = \frac{V_{out} - 2.5}{R1} = I_{R2} = \frac{2.5V}{R2}$$

and, if the external compensation network is made only with a capacitor  $C_{comp}$ , the current through  $C_{comp}$  equals zero. When the output voltage increases abruptly the current through R1 becomes:

$$I_{R1} = \frac{V_{outsc} + \Delta V_{out} - 2.5}{R1} = I_{R1sc} + \Delta I_{R1}$$

Since the current through R2 does not change,  $\Delta I_{R1}$  must flow through the capacitor  $C_{comp}$  and enter the error amplifier.

This current is monitored inside the L6561 and when reaches about  $37\mu A$  the output voltage of the multiplier is forced to decrease, thus reducing the energy drawn from the mains. If the current exceeds  $40\mu A$ , the OVP protection is triggered (Dynamic OVP), and the external power transistor is switched off until the current falls approximately below  $10\mu A$ .

However, if the overvoltage persists, an internal comparator (Static OVP) confirms the OVP condition keeping the external power switch turned off (see fig. 4). Finally, the overvoltage that triggers the OVP function is:

$$\Delta V_{out} = R_1 \cdot 40 \mu A$$
.

Typical values for R<sub>1</sub>, R<sub>2</sub> and C are shown in the application circuits. The overvoltage can be set indepen-

**77** 

dently from the average output voltage. The precision in setting the overvoltage threshold is 7% of the overvoltage value (for instance  $\Delta V = 60V \pm 4.2V$ ).

#### 3.1 Disable function

The zero current detector (ZCD) pin can be used for device disabling as well. By grounding the ZCD voltage the device is disabled reducing the supply current consumption at 1.4mA typical (@ 14.5V supply voltage).

Releasing the ZCD pin the internal start-up timer will restart the device.

Figure 4.



Figure 5. Overvoltage Protection Circuit



Figure 6. Typical Application Circuit (80W, 110VAC)



Figure 7. Typical Application Circuit (120W, 220VAC)



Figure 8. Typical Application Circuit (80W, Wide-range Mains)



D1 STTH1L06 R5 180 k R4 180 k D8 1N4150 C5 12 nF Vo=400V Po=80W 100 R1 750 k D2 R12 750 k N5248B R6 68 k 470 nF BRIDGE W04M FUSE R2 750 k 4A/250V C6 47 μF MOS L6561 STP8NM50 ~ Vac (85V to 265V) 450V C29 R3 10 k R16 R15 R10 0.41 R13 9.53 k 22 µF C7 10 μF 35 V 0.41 25V 1W THD REDUCER (optional) Boost Inductor Spec (ITACOIL E2543/E) E25x13x7 core, 3C85 ferrite
 1.5 mm gap for 0.7 mH primary inductance Primary: 105 turns 20x0.1 mm
 Secondary: 11 turns 0.1mm

Figure 9. Demo Board (EVAL6561-80) Electrical Schematic

Figure 10. EVAL6561-80: PCB and Component Layout (Top view, real size 57x108mm)



Table 6. EVAL6561-80: Evaluation Results.

| V. (Vaa)              | ()(aa) Din (M) V ()(a | \/ (\/do)            | ()/de) ()/de) | D= (M) | m (9/) | w/o THD | reducer | with THD reducer |         |
|-----------------------|-----------------------|----------------------|---------------|--------|--------|---------|---------|------------------|---------|
| V <sub>in</sub> (Vac) | Pin (W)               | V <sub>o</sub> (Vdc) | ∆Vo (Vdc)     | Po (W) | η (%)  | PF      | THD (%) | PF               | THD (%) |
| 85                    | 87.2                  | 400.1                | 14            | 80.7   | 92.8   | 0.999   | 3.7     | 0.999            | 2.9     |
| 110                   | 85.2                  | 400.1                | 14            | 80.7   | 94.7   | 0.996   | 5.0     | 0.996            | 3.2     |
| 135                   | 84.2                  | 400.1                | 14            | 80.7   | 95.8   | 0.989   | 6.2     | 0.989            | 3.7     |
| 175                   | 83.5                  | 400.1                | 14            | 80.7   | 96.6   | 0.976   | 8.3     | 0.976            | 4.3     |
| 220                   | 83.1                  | 400.1                | 14            | 80.7   | 97.1   | 0.940   | 10.7    | 0.941            | 5.6     |
| 265                   | 82.9                  | 400.1                | 14            | 80.7   | 97.3   | 0.890   | 13.7    | 0.893            | 8.1     |



Figure 11. OVP Current Threshold vs. Temperature



Figure 13. Supply Current vs. Supply Voltage



Figure 12. Undervoltage Lockout Threshold vs. Temperature



Figure 14. Voltage Feedback Input Threshold vs. Temperature



Figure 15. Output Saturation Voltage vs. Sink Current



Figure 17. Multiplier Characteristics Family



Figure 16. Output Saturation Voltage vs. Source Current





Figure 18. DIP-8 Mechanical Data & Package Dimensions

| DIM. |       | mm   |       | inch  |       |       |
|------|-------|------|-------|-------|-------|-------|
| DIW. | MIN.  | TYP. | MAX.  | MIN.  | TYP.  | MAX.  |
| А    |       | 3.32 |       |       | 0.131 |       |
| a1   | 0.51  |      |       | 0.020 |       |       |
| В    | 1.15  |      | 1.65  | 0.045 |       | 0.065 |
| b    | 0.356 |      | 0.55  | 0.014 |       | 0.022 |
| b1   | 0.204 |      | 0.304 | 0.008 |       | 0.012 |
| D    |       |      | 10.92 |       |       | 0.430 |
| Е    | 7.95  |      | 9.75  | 0.313 |       | 0.384 |
| е    |       | 2.54 |       |       | 0.100 |       |
| e3   |       | 7.62 |       |       | 0.300 |       |
| e4   |       | 7.62 |       |       | 0.300 |       |
| F    |       |      | 6.6   |       |       | 0.260 |
| I    |       |      | 5.08  |       |       | 0.200 |
| L    | 3.18  |      | 3.81  | 0.125 |       | 0.150 |
| Z    |       |      | 1.52  |       |       | 0.060 |

# OUTLINE AND MECHANICAL DATA





Figure 19. SO-8 Mechanical Data & Package Dimensions

| DIM.  |                      | mm   |      |       | inch  |       |
|-------|----------------------|------|------|-------|-------|-------|
| DIW.  | MIN.                 | TYP. | MAX. | MIN.  | TYP.  | MAX.  |
| Α     | 1.35                 |      | 1.75 | 0.053 |       | 0.069 |
| A1    | 0.10                 |      | 0.25 | 0.004 |       | 0.010 |
| A2    | 1.10                 |      | 1.65 | 0.043 |       | 0.065 |
| В     | 0.33                 |      | 0.51 | 0.013 |       | 0.020 |
| С     | 0.19                 |      | 0.25 | 0.007 |       | 0.010 |
| D (1) | 4.80                 |      | 5.00 | 0.189 |       | 0.197 |
| Е     | 3.80                 |      | 4.00 | 0.15  |       | 0.157 |
| е     |                      | 1.27 |      |       | 0.050 |       |
| Н     | 5.80                 |      | 6.20 | 0.228 |       | 0.244 |
| h     | 0.25                 |      | 0.50 | 0.010 |       | 0.020 |
| L     | 0.40                 |      | 1.27 | 0.016 |       | 0.050 |
| k     | 0° (min.), 8° (max.) |      |      |       |       |       |
| ddd   |                      |      | 0.10 |       |       | 0.004 |

Note: (1) Dimensions D does not include mold flash, protrusions or gate burrs.

Mold flash, potrusions or gate burrs shall not exceed 0.15mm (.006inch) in total (both side).

## **OUTLINE AND MECHANICAL DATA**





## **Table 7. Revision History**

| Date         | Revision | Description of Changes                                                                                                                                                 |
|--------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 2004 | 15       | First Issue                                                                                                                                                            |
| June 2004    | 16       | Modified the Style-look in compliance with the "Corporate Technical Publications Design Guide". Changed input of the power amplifier connected to Multiplier (Fig. 2). |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2004 STMicroelectronics - All rights reserved

#### STMicroelectronics GROUP OF COMPANIES

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States

www.st.com

